Electrical and Computer Systems Engineering Department
Integrated Circuit ENCS333 06/05/2017 BIRZEIT UNIVERSIT

Dr. Khader Mohammad
2nd SEM 2018 FINAL

| C+al.a         | ID. |  |
|----------------|-----|--|
| Student Name : | ID: |  |

| Question | Full Grade | Student Grade | ABET OUTCOME |
|----------|------------|---------------|--------------|
| 1        | 20         |               |              |
| 2        | 20         |               |              |
| 3        | 20         |               |              |
| 4        | 15         |               |              |
| 5        | 25         |               |              |
|          |            |               |              |

ment

BIRZEIT UNIVERSITY

2<sup>nd</sup> SEM 2018 FINAL

## Question 1: (20POINTS)

- 1. Integrated circuits (IC) is a complex set of electronic components and their interconnections etched on a chip (T / F)
- 2. Role of IC Package: Package of IC providing possibilities of Power supply connections, Input and output of information signals, Protection from external environment and Heat removal (T / F)
- 3. CMOS ICs are fabricated on circular slices of silicon called
- 4. We can define the 'threshold voltage' as the  $V_{GS}$  that below it the transistor's current ( $I_{DS}$ ) effectively reach maximum value. ( T / F )
- 5. CMOS domino logic has
  - a) smaller parasitic capacitance b) larger parasitic capacitance c) low operating speed d) very large parasitic capacitance
- 6. The IN and OUT bus lines in IC design should be in
  - a) metal b) polysilicon c) diffusion d) silicon
- 7. Buffers are needed to drive
  - a) small capacitance b) large capacitance c) small resistance d) large resistance
- 8. What type of power <u>short circuit</u> or <u>dynamic</u> or <u>Leakage</u> does the Sub-threshold current affect the most?
- 9. Body effect will result in <u>larger OR smaller VT?</u> How does that affect performance of the device, does it make it Slower OR faster? (2 Point)
- 10. Hot-e degradation in devices happens When a MOS transistor is in <u>Linear OR cut off OR saturation</u> region. This affect which gate the most \_\_\_\_\_\_\_ (2 Point)
  11. GDSII file is \_\_\_\_\_\_ RTL/schematic/Layout file and it is in \_\_\_\_\_ the form of ASCI/DECEMEL/BINARY format, therefore it is not readable by the user. (2 Point)
- 12. List 2 methods used for Low power design techniques: (2 Point)
- 13. The design flow of IC VLSI design system is : (2 Point)
  - 1. architecture design 2. Market requirement 3.Layout 4. HDL coding 5. logic design
  - a) 2-1-5-4-3 b) 4-1-3-2-5 c) 5-3-2-1-4 d) 5-1-2-3-4
- 14. Basic Steps/flow of Synthesis: (2 Point)
  - 1- Circuit description 2. Logic Circuit 3. Layout 4. Physical Synthesis 5.Logic Synthesis
  - a) 2-1-5-4-3 b) 4-1-3-2-5 c) 1-5-2-4-3 d) 5-1-2-3-4

BIRZEIT UNIVERS

- 2<sup>nd</sup> SEM 2018 FINAL
- A. Figure below shows IC Component. Please explain Type of design and what does each one of the following cell do: (3 points)
- Input/Output (I/O) Cells:
- Digital Standard Cells
- Intellectual Property (IP) Blocks :



B. Physical structure of devices, draw the NMOS and PMOS structure ( CROSS SECTION) and label all parts for each device like Gate, Drain, source, channel, P+, N+, N-WELL, Substrate. ( 4 points)

2<sup>nd</sup> SEM 2018 FINAL

06/05/2017



C. In the figure below draw Vo for each device and make the Source and Drain for each device (6 points)



D. For the circuit below draw the complete detailed layout( 5 points)



E. What is the output of this function? (2 points)



# Question 3: (20 POINTS)

**Integrated Circuit** 

A. Draw transistor level for F= NOT (( ABC)+D), consider D is the signal that comes the latest (5 POINTS)

B. Given the spice netlist below, draw the circuit (transistor level) (3 points)

.subckt xxy

mt1 out in vdd nmos I = 0.1u w = 0.75u

mt2 out in vdd pmos I = 0.1u w = 0.55u

.ends

C. For the circuit shown below, what Type of circuit we have? What is the output of this circuit? What does the transistor Mkp used for? Is there another way to connect Mkp to do the same job? (5 points)



06/05/2017

ENCS333

**Integrated Circuit** 

D. Draw circuit level for Traditional P-Latch (Phase 2 Latch) ( using inverters symbol and transistor ) (5 points)

E. What are the two paths delay in the above latch OR ANY LATCH ? (2 POINTS)

Integrated Circuit ENCS333 06/05/2017

# Question 4: (15 POINTS)

A. Given the circuit below, Assuming 100ps setup time, skew and clk-out delay, How many paths are there and how many cycles? What is max frequency this circuit could run? (10 points)



B. How can we increase frequency of the above system? (2 points)

## C. What does this circuit do? (3 Points)





#### Question 5: (25POINTS)

A. In 0.18um TSMC technology, 5x minimum inverter with effective resistance of 3Kohm, driving FO4 load (25fF), what is delay? if we change process to 0.10um do you expect delay to increase or decrease, explain your answer (3 points)

## B. For the circuit shown below, (6 points)

For this problem you should assume that  $L_{min}$  = 100nm,  $C_g$ =2 fF/µm,  $C_d$ =1.6 fF/µm,  $R_p$ =20 k $\Omega/\Box$ , and  $R_n$ =10 k $\Omega/\Box$ ,  $C_{out}$ =12fF.

a) If A = 1 and B = 0, draw the switch model you would use to calculate the delay of the gate when C transitions from 1 to zero (i.e., the output going high).



b) What is the delay of the gate in this case?

**Integrated Circuit** 

C. For the circuit below, based on timing diagram what type of failure we have ? How can you fix it? (3 points)

BIRZEIT UNIVERSI



Tcycle

F. What is the Setup Margin in the circuit below from FF1→FF2 (5 points)



Ck3

Jitter

0.016

0.250

G. What type and Where Does Power Go in CMOS logic? How we can minimize the power loss in CMOS logic? (3 points)

H. What type of clock buffers usually we have in a system? ( 2 points)